|国家预印本平台
首页|Architect of the Bits World: Masked Autoregressive Modeling for Circuit Generation Guided by Truth Table

Architect of the Bits World: Masked Autoregressive Modeling for Circuit Generation Guided by Truth Table

Architect of the Bits World: Masked Autoregressive Modeling for Circuit Generation Guided by Truth Table

来源:Arxiv_logoArxiv
英文摘要

Logic synthesis, a critical stage in electronic design automation (EDA), optimizes gate-level circuits to minimize power consumption and area occupancy in integrated circuits (ICs). Traditional logic synthesis tools rely on human-designed heuristics, often yielding suboptimal results. Although differentiable architecture search (DAS) has shown promise in generating circuits from truth tables, it faces challenges such as high computational complexity, convergence to local optima, and extensive hyperparameter tuning. Consequently, we propose a novel approach integrating conditional generative models with DAS for circuit generation. Our approach first introduces CircuitVQ, a circuit tokenizer trained based on our Circuit AutoEncoder We then develop CircuitAR, a masked autoregressive model leveraging CircuitVQ as the tokenizer. CircuitAR can generate preliminary circuit structures from truth tables, which guide DAS in producing functionally equivalent circuits. Notably, we observe the scalability and emergent capability in generating complex circuit structures of our CircuitAR models. Extensive experiments also show the superior performance of our method. This research bridges the gap between probabilistic generative models and precise circuit generation, offering a robust solution for logic synthesis.

Haoyuan Wu、Haisheng Zheng、Shoubo Hu、Zhuolun He、Bei Yu

电子电路微电子学、集成电路

Haoyuan Wu,Haisheng Zheng,Shoubo Hu,Zhuolun He,Bei Yu.Architect of the Bits World: Masked Autoregressive Modeling for Circuit Generation Guided by Truth Table[EB/OL].(2025-07-18)[2025-08-16].https://arxiv.org/abs/2502.12751.点此复制

评论