A 55-nm SRAM Chip Scanning Errors Every 125 ns for Event-Wise Soft Error Measurement
A 55-nm SRAM Chip Scanning Errors Every 125 ns for Event-Wise Soft Error Measurement
We developed a 55 nm CMOS SRAM chip that scans all data every 125 ns and outputs timestamped soft error data via an SPI interface through a FIFO. The proposed system, consisting of the developed chip and particle detectors, enables event-wise soft error measurement and precise identification of SBUs and MCUs, thus resolving misclassifications such as Pseudo- and Distant MCUs that conventional methods cannot distinguish. An 80-MeV proton irradiation experiment at RASiS, Tohoku University verified the system operation. Timestamps between the SRAM chip and the particle detectors were successfully synchronized, accounting for PLL disturbances caused by radiation. Event building was achieved by determining a reset offset with sub-ns resolution, and spatial synchronization was maintained within several tens of micrometers.
Yuibi Gomi、Akira Sato、Waleed Madany、Kenichi Okada、Satoshi Adachi、Masatoshi Itoh、Masanori Hashimoto
微电子学、集成电路电子元件、电子组件
Yuibi Gomi,Akira Sato,Waleed Madany,Kenichi Okada,Satoshi Adachi,Masatoshi Itoh,Masanori Hashimoto.A 55-nm SRAM Chip Scanning Errors Every 125 ns for Event-Wise Soft Error Measurement[EB/OL].(2025-04-11)[2025-05-01].https://arxiv.org/abs/2504.08305.点此复制
评论