|国家预印本平台
首页|ML For Hardware Design Interpretability: Challenges and Opportunities

ML For Hardware Design Interpretability: Challenges and Opportunities

ML For Hardware Design Interpretability: Challenges and Opportunities

来源:Arxiv_logoArxiv
英文摘要

The increasing size and complexity of machine learning (ML) models have driven the growing need for custom hardware accelerators capable of efficiently supporting ML workloads. However, the design of such accelerators remains a time-consuming process, heavily relying on engineers to manually ensure design interpretability through clear documentation and effective communication. Recent advances in large language models (LLMs) offer a promising opportunity to automate these design interpretability tasks, particularly the generation of natural language descriptions for register-transfer level (RTL) code, what we refer to as "RTL-to-NL tasks." In this paper, we examine how design interpretability, particularly in RTL-to-NL tasks, influences the efficiency of the hardware design process. We review existing work adapting LLMs for these tasks, highlight key challenges that remain unaddressed, including those related to data, computation, and model development, and identify opportunities to address them. By doing so, we aim to guide future research in leveraging ML to automate RTL-to-NL tasks and improve hardware design interpretability, thereby accelerating the hardware design process and meeting the increasing demand for custom hardware accelerators in machine learning and beyond.

Raymond Baartmans、Andrew Ensinger、Victor Agostinelli、Lizhong Chen

微电子学、集成电路计算技术、计算机技术

Raymond Baartmans,Andrew Ensinger,Victor Agostinelli,Lizhong Chen.ML For Hardware Design Interpretability: Challenges and Opportunities[EB/OL].(2025-04-10)[2025-07-16].https://arxiv.org/abs/2504.08852.点此复制

评论