A CMOS Probabilistic Computing Chip With In-situ hardware Aware Learning
A CMOS Probabilistic Computing Chip With In-situ hardware Aware Learning
This paper demonstrates a probabilistic bit physics inspired solver with 440 spins configured in a Chimera graph, occupying an area of 0.44 mm^2. Area efficiency is maximized through a current-mode implementation of the neuron update circuit, standard cell design for analog blocks pitch-matched to digital blocks, and a shared power supply for both digital and analog components. Process variation related mismatches introduced by this approach are effectively mitigated using a hardware aware contrastive divergence algorithm during training. We validate the chip's ability to perform probabilistic computing tasks such as modeling logic gates and full adders, as well as optimization tasks such as MaxCut, demonstrating its potential for AI and machine learning applications.
Jinesh Jhonsa、William Whitehead、David McCarthy、Shuvro Chowdhury、Kerem Camsari、Luke Theogarajan
微电子学、集成电路计算技术、计算机技术
Jinesh Jhonsa,William Whitehead,David McCarthy,Shuvro Chowdhury,Kerem Camsari,Luke Theogarajan.A CMOS Probabilistic Computing Chip With In-situ hardware Aware Learning[EB/OL].(2025-04-18)[2025-04-28].https://arxiv.org/abs/2504.14070.点此复制
评论