Current-Steering DAC Architecture Design for Amplitude Mismatch Error Minimization
Current-Steering DAC Architecture Design for Amplitude Mismatch Error Minimization
We propose a novel digital-to-analog converter (DAC) weighting architecture that statistically minimizes the distortion caused by random current mismatches. Unlike binary, thermometer-coded, and segmented DACs, the current weights of the proposed architecture are not an integer power of 2 or any other integer number. We present a heuristic algorithm for a static mapping of DAC input codewords into corresponding DAC switches. High-level Matlab simulations are performed to illustrate the static performance improvement over the segmented structure.
Ramin Babaee、Shahab Oveis Gharan、Martin Bouchard
10.1109/ISCAS58744.2024.10558417
微电子学、集成电路电子电路
Ramin Babaee,Shahab Oveis Gharan,Martin Bouchard.Current-Steering DAC Architecture Design for Amplitude Mismatch Error Minimization[EB/OL].(2025-05-23)[2025-06-08].https://arxiv.org/abs/2505.18353.点此复制
评论