|国家预印本平台
首页|ARIANNA: An Automatic Design Flow for Fabric Customization and eFPGA Redaction

ARIANNA: An Automatic Design Flow for Fabric Customization and eFPGA Redaction

ARIANNA: An Automatic Design Flow for Fabric Customization and eFPGA Redaction

来源:Arxiv_logoArxiv
英文摘要

In the modern global Integrated Circuit (IC) supply chain, protecting intellectual property (IP) is a complex challenge, and balancing IP loss risk and added cost for theft countermeasures is hard to achieve. Using embedded configurable logic allows designers to completely hide the functionality of selected design portions from parties that do not have access to the configuration string (bitstream). However, the design space of redacted solutions is huge, with trade-offs between the portions selected for redaction and the configuration of the configurable embedded logic. We propose ARIANNA, a complete flow that aids the designer in all the stages, from selecting the logic to be hidden to tailoring the bespoke fabrics for the configurable logic used to hide it. We present a security evaluation of the considered fabrics and introduce two heuristics for the novel bespoke fabric flow. We evaluate the heuristics against an exhaustive approach. We also evaluate the complete flow using a selection of benchmarks. Results show that using ARIANNA to customize the redaction fabrics yields up to 3.3x lower overheads and 4x higher eFPGA fabric utilization than a one-fits-all fabric as proposed in prior works.

Luca Collini、Jitendra Bhandari、Chiara Muscari Tomajoli、Abdul Khader Thalakkattu Moosa、Benjamin Tan、Xifan Tang、Pierre-Emmanuel Gaillardon、Ramesh Karri、Christian Pilato

10.1145/3737287

计算技术、计算机技术

Luca Collini,Jitendra Bhandari,Chiara Muscari Tomajoli,Abdul Khader Thalakkattu Moosa,Benjamin Tan,Xifan Tang,Pierre-Emmanuel Gaillardon,Ramesh Karri,Christian Pilato.ARIANNA: An Automatic Design Flow for Fabric Customization and eFPGA Redaction[EB/OL].(2025-06-01)[2025-06-23].https://arxiv.org/abs/2506.00857.点此复制

评论