SALAD: Systematic Assessment of Machine Unlearing on LLM-Aided Hardware Design
SALAD: Systematic Assessment of Machine Unlearing on LLM-Aided Hardware Design
Large Language Models (LLMs) offer transformative capabilities for hardware design automation, particularly in Verilog code generation. However, they also pose significant data security challenges, including Verilog evaluation data contamination, intellectual property (IP) design leakage, and the risk of malicious Verilog generation. We introduce SALAD, a comprehensive assessment that leverages machine unlearning to mitigate these threats. Our approach enables the selective removal of contaminated benchmarks, sensitive IP and design artifacts, or malicious code patterns from pre-trained LLMs, all without requiring full retraining. Through detailed case studies, we demonstrate how machine unlearning techniques effectively reduce data security risks in LLM-aided hardware design.
Zeng Wang、Minghao Shao、Rupesh Karn、Likhitha Mankali、Jitendra Bhandari、Ramesh Karri、Ozgur Sinanoglu、Muhammad Shafique、Johann Knechtel
计算技术、计算机技术
Zeng Wang,Minghao Shao,Rupesh Karn,Likhitha Mankali,Jitendra Bhandari,Ramesh Karri,Ozgur Sinanoglu,Muhammad Shafique,Johann Knechtel.SALAD: Systematic Assessment of Machine Unlearing on LLM-Aided Hardware Design[EB/OL].(2025-06-02)[2025-06-19].https://arxiv.org/abs/2506.02089.点此复制
评论